GD32F10x User Manual
741
This register is used by the application to make the RxDMA controller poll the receive
descriptor table. Writing to this register makes the RxDMA controller exit suspend state.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RPE[31:16]
rw_wt
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RPE[15:0]
rw_wt
Bits
Fields
Descriptions
31:0
RPE[31:0]
Receive poll enable bits
Writing to this register with any value makes DMA read the current descriptor
address which is indicated in ENET_DMA_CRDADDR register. If the fetched
current descriptor is available (DAV=1), DMA exits suspend state and resumes
working. If the fetched current descriptor is unavailable (DAV=0), the DMA returns
to suspend state again and the RBU bit in ENET_DMA_STAT register will be set.
22.4.45.
DMA
receive
descriptor
table
address
register
(ENET_DMA_RDTADDR)
Address offset: 0x100C
Reset value: 0x0000 0000
This register points to the start of the receive descriptor table. The descriptor table is located
in the physical memory space and must be word-aligned. This register can only be written
when RxDMA controller is in stop state. Before starting RxDMA reception process, this
register must be configured correctly.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
SRT[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
SRT[15:0]
rw
Bits
Fields
Descriptions
31:0
SRT[31:0]
Start address of receive table bits
These bits indicate the start address of the receive descriptor table. SRT[1:0] are
internally taken as zero so SRT[1:0] are read only.
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...