![GigaDevice Semiconductor GD32F10 Series Скачать руководство пользователя страница 737](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f10-series/gd32f10-series_user-manual_2225800737.webp)
GD32F10x User Manual
737
22.4.39.
PTP time stamp addend register (ENET_PTP_TSADDEND)
Address offset: 0x0718
Reset value: 0x0000 0000
This register value is used only in fine update mode for adjusting the clock frequency. This
register value is added to a 32-bit accumulator in every clock cycle and the system time
updates when the accumulator reaches overflow.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
TMSA[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TMSA[15:0]
rw
Bits
Fields
Descriptions
31:0
TMSA[31:0]
Time stamp addend bits
These registers contain a 32-bit time value which is added to the accumulator
register to achieve time synchronization
22.4.40.
PTP expected time high register (ENET_PTP_ETH)
Address offset: 0x071C
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
ETSH[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ETSH[15:0]
rw
Bits
Fields
Descriptions
31:0
ETSH[31:0]
Expected time high bits
These bits store the expected target second time.
22.4.41.
PTP expected time low register (ENET_PTP_ETL)
Address offset: 0x0720
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...