GD32F10x User Manual
735
Bits
Fields
Descriptions
31:8
Reserved
Must be kept at reset value.
7:0
STMSSI[7:0]
System time subsecond increment bits
In every update operation, these bits are added to the subsecond value of system
time.
22.4.35.
PTP time stamp high register (ENET_PTP_TSH)
Address offset: 0x0708
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
STMS[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
STMS[15:0]
r
Bits
Fields
Descriptions
31:0
STMS[31:0]
System time second bits
These bits show the current second of the system time.
22.4.36.
PTP time stamp low register (ENET_PTP_TSL)
Address offset: 0x070C
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
STS
STMSS[30:16]
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
STMSS[15:0]
r
Bits
Fields
Descriptions
31
STS
System time sign bit
0: Time value is positive
1: Time value is negative
30:0
STMSS[30:0]
System time subseconds bits
These bits show the current subsecond of the system time with 0.46 ns accuracy if
required accuracy is 20 ns.
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...