GD32F10x User Manual
734
4
TMSITEN
Timestamp interrupt trigger enable bit
0: Disable timestamp interrupt
1: A timestamp interrupt is generated when the system time becomes greater than
the value written in target time register.
Note
: When the timestamp trigger interrupt generated, this bit is cleared
3
TMSSTU
Timestamp system time update bit
Both the TMSSTU and TMSSTI bits must be read as zero before application set
this bit
0: The system time is maintained without any change
1: The system time is updated (added to or subtracted from) with the value
specified in the timestamp update (high and low) registers. It is cleared by
hardware when the update finished.
2
TMSSTI
Timestamp system time initialize bit
This bit must be read as zero before application set it.
0: The system time is maintained without any change
1: Initializing the system time with the value in timestamp update (high and low)
registers. It is cleared by hardware when the initialization finished.
1
TMSFCU
Timestamp fine or coarse update bit
0:The system timestamp uses the coarse method for updating
1:The system timestamp uses the fine method for updating
0
TMSEN
Timestamp enable bit
0: Disable timestamp function
1: Enable timestamp function for transmit and receive frames
Note
: After setting this to 1, application must initialize the system time.
22.4.34.
PTP subsecond increment register (ENET_PTP_SSINC)
Address offset: 0x0704
Reset value: 0x0000 0000
This register configures the 8-bit value for the incrementing subsecond register. In coarse
mode, this value is added to the system time every HCLK clock cycle. In fine mode, this value
is added to the system time when the accumulator reaches overflow.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
STMSSI[7:0]
rw
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...