GD32F10x User Manual
653
Bits
Fields
Descriptions
31:24
DB7[7:0]
Data byte 7
23:16
DB6[7:0]
Data byte 6
15:8
DB5[7:0]
Data byte 5
7:0
DB4[7:0]
Data byte 4
21.4.17.
Filter control register (CAN_FCTL) (Just for CAN0)
Address offset: 0x200
Reset value: 0x2A1C 0E01
This register has to be accessed by word(32-bit)
The filter control register with GD32F10x
XD/HD/MD :
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
FLD
rw
rw
The filter control register with GD32F10x CL:
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
HBC1F[5:0]
Reserved
FLD
rw
rw
Bits
Fields
Descriptions
31:14
Reserved
Must be kept at reset value.
13:8
HBC1F[5:0]
Header bank of CAN1 filter
These bits are set and cleared by software to define the first bank for CAN1 filter.
Bank0 ~ Bank HBC1F-1 is used for CAN0. Bank HBC1F ~ Bank27 is used for
CAN1. When set 0, no bank used for CAN0. When set 28, no bank used for
CAN1.
7:1
Reserved
Must be kept at reset value.
0
FLD
Filter lock disable
0: Filter lock enabled
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...