
GD32F10x User Manual
592
Bit Position
Bit Name
Reference Setting Value
EXMC_SNCTLx
8
SBRSTEN
0x0
7
Reserved
0x1
6
NREN
No effect
5-4
NRW
Depends on memory
3-2
NRTP
Depends on memory, except 2(Nor Flash)
1
NRMUX
0x0
0
NRBKEN
0x1
EXMC_SNTCFGx
31-30
Reserved
0x0000
29-28
ASYNCMOD
No effect
27-24
DLAT
No effect
23-20
CKDIV
No effect
19-16
BUSLAT
Time between EXMC_NE[x] rising edge to
EXMC_NE[x] falling edge
15-8
DSET
Depends on memory and user (DSET+1 HCLK
for write, DSET+3 HCLK for read)
7-4
AHLD
No effect
3-0
ASET
Depends on memory and user
Mode A - SRAM/PSRAM(CRAM) OE toggling
Figure 20-8. Mode A read access
Address
(EXMC_A[25:0])
Byte Lane Select
(EXMC_NBL[1:0])
Chip Enable
(EXMC_NEx)
Output Enable
(EXMC_NOE)
Write Enable
(EXMC_NWE)
Data
(EXMC_D[15:0])
Memory Output
Address Setup Time
(ASET+1 HCLK)
Data Setup Time
(DSET+1 HCLK)
2 HCLK
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...