
GD32F10x User Manual
43
UNIQUE_ID[47:32]
r
Bits
Fields
Descriptions
31:0
UNIQUE_ID[63:32]
Unique device ID
Base address: 0x1FFF F7F0
The value is factory programmed and can never be altered by user.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
UNIQUE_ID[95:80]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
UNIQUE_ID[79:64]
r
Bits
Fields
Descriptions
31:0
UNIQUE_ID[95:64]
Unique device ID
1.6.
System configuration registers
Base address: 0x4002 103C
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CEE
Reserved
rw
Bits
Fields
Descriptions
31:8
Reserved
Must be kept at reset value
7
CEE
Code execution efficiency
0
:
Default code execution efficiency
1
:
Code execution efficiency enhancement
6:0
Reserved
Must be kept at reset value
Note:
1.
Only bit[7] can be
read-modify-write, other bits are not permitted.
2.
Only GD32F10xC/D/E/F/G/I/K can be configured as code execution efficiency enhancement mode.
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...