![GigaDevice Semiconductor GD32E23 Series Скачать руководство пользователя страница 68](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794068.webp)
GD32E23x User Manual
68
Note:
When LVD_LOCK bit is set to 1 in the SYSCFG_CFG2 register, LVDEN and
LVDT[2:0] are read only.
3
STBRST
Standby Flag Reset
0: No effect
1: Reset the standby flag
This bit is always read as 0.
2
WURST
Wakeup Flag Reset
0: No effect
1: Reset the wakeup flag
This bit is always read as 0.
1
STBMOD
Standby Mode
0: Enter the Deep-sleep mode when the Cortex
®
-M23 enters SLEEPDEEP mode
1: Enter the Standby mode when the Cortex
®
-M23 enters SLEEPDEEP mode
0
LDOLP
LDO Low Power Mode
0: The LDO operates normally during the Deep-sleep mode
1: The LDO is in low power mode during the Deep-sleep mode
Note:
Some peripherals may work with the IRC8M clock in the Deep-sleep mode.
In this case, the LDO automatically switches from the low power mode to the
normal mode and remains in this mode until the peripheral stop working.
3.4.2.
Control and status register (PMU_CS)
For GD32E230xx devices
Address offset: 0x04
Reset value: 0x0000 0000 (not reset by wakeup from Standby mode)
This register can be accessed by half-word(16-bit) or word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved WUPEN6 WUPEN5
Reserved
WUPEN1 WUPEN0
Reserved
LVDF
STBF
WUF
rw
rw
rw
rw
r
r
r
Bits
Fields
Descriptions
31:15
Reserved
Must be kept at reset value.
14
WUPEN6
WKUP Pin6 (PB15) Enable
0: Disable WKUP pin6 function
1: Enable WKUP pin6 function
If WUPEN6 is set before entering the power saving mode, a rising edge on the