![GigaDevice Semiconductor GD32A50 Series Скачать руководство пользователя страница 85](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32a50-series/gd32a50-series_user-manual_2225782085.webp)
GD32A50x User Manual
85
1: main flash page erase command
0
PG
Main flash program command bit
This bit is set or clear by software
0: no effect
1: main flash program command
Note:
This register should be reset after the corresponding flash operation completed.
2.4.6.
Address register 0 (FMC_ADDR0)
Address offset: 0x14
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
ADDR[31:16]
w
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ADDR[15:0]
w
Bits
Fields
Descriptions
31:0
ADDR[31:0]
Flash erase / program command address bits
These bits are configured by software.
ADDR bits are the address of flash to be erased / programmed.
2.4.7.
Option byte unlock key register (FMC_OBKEY)
Address offset: 0x44
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
OBKEY[31:16]
w
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
OBKEY[15:0]
w
Bits
Fields
Descriptions
31:0
OBKEY[31:0]
FMC_CTL1 option bytes operation unlock register
These bits are only be written by software.
Write OBKEY[31:0] with keys to unlock option bytes command in the FMC_CTL1
register.