![GigaDevice Semiconductor GD32A50 Series Скачать руководство пользователя страница 79](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32a50-series/gd32a50-series_user-manual_2225782079.webp)
GD32A50x User Manual
79
2.4.
Register definition
FMC base address: 0x4002 2000
2.4.1.
Wait state register (FMC_WS)
Address offset: 0x00
Reset value: 0x0000 0630
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
PRAMRD
Y
BRAMRD
Y
ERAMRD
Y
r
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
SLEEP_S
LP
Reserved
IDRST
Reserved
IDCEN
Reserved
PFEN
Reserved
WSCNT[2:0]
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:19
Reserved
Must be kept at reset value.
18
PRAMRDY
Fast program SRAM ready flag. This bit is set by hardware. And cleared by
configuring the SRAMCMD bits as Basic RAM or EEPROM RAM mode.
0: Fast program SRAM is not ready.
1: Fast program SRAM is ready.
17
BRAMRDY
Basic SRAM ready flag. This bit is set by hardware. And cleared by configuring the
SRAMCMD bits as fast program RAM or EEPROM RAM mode.
0: Basic SRAM is not ready.
1: Basic SRAM is ready.
16
ERAMRDY
EEPROM SRAM ready flag. This bit is set by hardware. And cleared by configuring
the SRAMCMD bits as fast program RAM or Basic RAM mode.
0: EEPROM SRAM is not ready.
1: EEPROM SRAM is ready.
15
Reserved
Must be kept at reset value.
14
SLEEP_SLP
Flash goto sleep mode or power-down mode when MCU enters deepsleep mode.
0: Flash is in power-down mode.
1: Flash is in sleep mode.
13:12
Reserved
Must be kept at reset value.
11
IDRST
Cache reset
0: No reset