![GigaDevice Semiconductor GD32A50 Series Скачать руководство пользователя страница 655](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32a50-series/gd32a50-series_user-manual_2225782655.webp)
GD32A50x User Manual
655
01: All fields are filtered
10: All fields except DATA field, DLC field are filtered with NMM[7:0] matching times
11: All fields are filtered with NMM[7:0] matching times
23.5.16.
Pretended Networking mode timeout register (CAN_PN_TO)
Address offset: 0xB04
Reset value: 0x0000 0000
All bits
of this register should be configured in Inactive mode only, because they are blocked
by hardware in other modes.
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
WTO[15:0]
rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15:0
WTO[15:0]
Wakeup timeout
The timeout is counted by step of 64 times the CAN Bit Time. Wakeup timeout is
default disabled.
23.5.17.
Pretended Networking mode status register (CAN_PN_STAT)
Address offset: 0xB08
Reset value: 0x0000 0080
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
WTOS
WMS
rc_w1
rc_w1
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
MMCNT[7:0]
MMCNTS
Reserved
r
r
Bits
Fields
Descriptions
31:18
Reserved
Must be kept at reset value.
17
WTOS
Wakeup timeout flag status
0: No wakeup timeout event occured