GD32A50x User Manual
652
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
IDFMN[8:0]
r
Bits
Fields
Descriptions
31:9
Reserved
Must be kept at reset value.
8:0
IDFMN[8:0]
Identifier filter matching number
This field is valid only when MS5_RFNE bit in CAN_STAT register is 1.
This bit field indicates which ID filter table element matches the received message
that is in the output of the Rx FIFO. If more than one element is matched, the ID
filter table element with the lowest number is stored.
23.5.13.
Bit timing register (CAN_BT)
Address offset: 0x50
Reset value: 0x0100 0000
All bits of this register should be configured in Inactive mode only, because they are blocked
by hardware in other modes.
This register is not affected by software reset bit SWRST in CAN_CTL0 register.
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
BAUDPSC[9:0]
SJW[4:0]
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
PTS[5:0]
PBS1[4:0]
PBS2[4:0]
rw
rwr
rw
Bits
Fields
Descriptions
31
Reserved
Must be kept at reset value.
30:21
BAUDPSC[9:0]
Baud rate prescaler
The CAN baud rate prescaler.
20:16
SJW[4:0]
Resynchronization jump width
Resynchronization jump width time quantum = SJW[4:0] + 1
15:10
PTS[5:0]
Propagation time segment
Propagation time segment time quantum = PTS[5:0] + 1
9:5
PBS1[4:0]
Phase buffer segment 1