![GigaDevice Semiconductor GD32A50 Series Скачать руководство пользователя страница 648](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32a50-series/gd32a50-series_user-manual_2225782648.webp)
GD32A50x User Manual
648
0: No successful transmission or reception has occurred in the mailbox descriptor
6 when Rx FIFO is disabled. / Rx FIFO has no warning when Rx FIFO is enabled.
1: A successful transmission or reception has occurred in the mailbox descriptor 6
when Rx FIFO is disabled. / Rx FIFO almost full warning when Rx FIFO is
enabled.
5
MS5_RFNE
Mailbox 5 state / Rx FIFO not empty
0: No successful transmission or reception has occurred in the mailbox descriptor
5 when Rx FIFO is disabled. / Rx FIFO is empty when Rx FIFO is enabled.
1: A successful transmission or reception has occurred in the mailbox descriptor 5
when Rx FIFO is disabled. / Rx FIFO is not empty when Rx FIFO is enabled.
4
MS4_RES
Mailbox 4 state / Reserved
Similar to MS1_RES description.
3
MS3_RES
Mailbox 3 state / Reserved
Similar to MS1_RES description.
2
MS2_RES
Mailbox 2 state / Reserved
Similar to MS1_RES description.
1
MS1_RES
Mailbox 1 state / Reserved
0: No successful transmission or reception has occurred in the mailbox descriptor
1 when Rx FIFO is disabled. / Reserved when Rx FIFO is enabled.
1: A successful transmission or reception has occurred in the mailbox descriptor 1
when Rx FIFO is disabled. / Reserved when Rx FIFO is enabled.
0
MS0_RFC
Mailbox 0 state / Clear Rx FIFO bit
0: No successful transmission or reception has occurred in the mailbox descriptor
0 when Rx FIFO is disabled. / No effect when Rx FIFO is enabled.
1: A successful transmission or reception has occurred in the mailbox descriptor 0
when Rx FIFO is disabled. / Clear Rx FIFO when Rx FIFO is enabled, only
allowed to written in Inactive mode, refers to
23.5.9.
Control register 2 (CAN_CTL2)
Address offset: 0x34
Reset value: 0x00A0 0000
All bits except bit 31, 30 of this register should be configured in Inactive mode only, because
they are blocked by hardware in other modes.
All bits of this register are not reset by software reset bit SWRST in CAN_CTL0 register.
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
ERRFSIE
BORIE
Reserved
RFFN[3:0]
ASD[4:0]
RFO
RRFRMS
IDERTR_
RMF