![GigaDevice Semiconductor GD32A50 Series Скачать руководство пользователя страница 647](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32a50-series/gd32a50-series_user-manual_2225782647.webp)
GD32A50x User Manual
647
MIE31
MIE30
MIE29
MIE28
MIE27
MIE26
MIE25
MIE24
MIE23
MIE22
MIE21
MIE20
MIE19
MIE18
MIE17
MIE16
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
MIE15
MIE14
MIE13
MIE12
MIE11
MIE10
MIE9
MIE8
MIE7
MIE6
MIE5
MIE4
MIE3
MIE2
MIE1
MIE0
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:0
MIEx
Message transmission and reception interrupt enable
When Rx FIFO is disabled, these bits are used for mailbox number x (refers to
) interrupt configuration.
When Rx FIFO is enabled, MIE5 to MIE7 are used for Rx FIFO interrupt
configuration, and mailbox interruption configuration bits are the bits x that are the
same with the mailbox number x (refers to
0: Disable the corresponding interrupt
1: Enable the corresponding interrupt
23.5.8.
Status register (CAN_STAT)
Address offset: 0x30
Reset value: 0x0000 0000
The bits 1 to 7 of this register will be cleared by configuration change of RFEN bit in
CAN_CTL0 register.
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
MS31
MS30
MS29
MS28
MS27
MS26
MS25
MS24
MS23
MS22
MS21
MS20
MS19
MS18
MS17
MS16
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
MS15
MS14
MS13
MS12
MS11
MS10
MS9
MS8
MS7_RFO MS6_RFW MS5_RFNE MS4_RES
MS3_RES
MS2_RES
MS1_RES
MS0_RFC
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
Bits
Fields
Descriptions
31:8
MSx
Mailbox x state
x is the mailbox number, refers to
0: No successful transmission or reception has occurred in the mailbox descriptor
1: A successful transmission or reception has occurred in the mailbox descriptor
7
MS7_RFO
Mailbox 7 state / Rx FIFO overflow
0: No successful transmission or reception has occurred in the mailbox descriptor
7 when Rx FIFO is disabled. / Rx FIFO is not overflow when Rx FIFO is enabled.
1: A successful transmission or reception has occurred in the mailbox descriptor 7
when Rx FIFO is disabled. / Rx FIFO is overflow when Rx FIFO is enabled.
6
MS6_RFW
Mailbox 6 state / Rx FIFO warning