![GigaDevice Semiconductor GD32A50 Series Скачать руководство пользователя страница 640](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32a50-series/gd32a50-series_user-manual_2225782640.webp)
GD32A50x User Manual
640
1: Select Pretended Networking mode
13
LAPRIOEN
Local arbitration priority enable
0: Disable local arbitration priority
1: Enable local arbitration priority
12
MST
Mailbox stop transmission
0: Disable transmission abort
1: Enable transmission abort
11
FDEN
CAN FD operation enable
0: Disable CAN FD operation
1: Enable CAN FD operation
10
Reserved
Must be kept at reset value.
9:8
FS[1:0]
Format selection
This bit field defines the format of the Rx FIFO ID filter table elements.
00: Format A: One full ID (standard and extended) per ID filter table element
01: Format B: Two full standard IDs or two partial 14-bit extended IDs per ID filter
table element
10: Format C: Four partial 8-bit IDs (standard and extended) per ID filter table
element
11: Format D: All frames rejected
7:5
Reserved
Must be kept at reset value.
4:0
MSZ[4:0]
Memory size
This bit field defines the maximum size of memory for message transmission and
reception. The size is counted in uint of 4 words (equals to the size of a mailbox
descriptor with 8-byte data), including mailbox and Rx FIFO.
Before configuring this bit field, the flags in CAN_STAT register must be serviced.
00000: 1 unit
00001: 2 units
…
11111: 32 units
23.5.2.
Control register 1 (CAN_CTL1)
Address offset: 0x04
Reset value: 0x0000 0000
The bits 12, 7, 5, 4, 3 of this register should be configured in Inactive mode only, because
they are blocked by hardware in other modes.
All bits of this register are not affected by software reset bit SWRST in CAN_CTL0 register.
This register has to be accessed by word(32-bit).