![GigaDevice Semiconductor GD32A50 Series Скачать руководство пользователя страница 291](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32a50-series/gd32a50-series_user-manual_2225782291.webp)
GD32A50x User Manual
291
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
ADC1RDTR[15:0]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RDATA[15:0]
r
Bits
Fields
Descriptions
31:16
ADC1RDTR[15:0]
ADC1 routine channel data
In ADC0: In sync mode, these bits contain the routine data of ADC1.
In ADC1: These bits are not used.
15:0
RDATA[15:0]
Routine channel data
These bits contain the conversion result from routine channel, which is read only.
14.7.12.
Oversample control register (ADC_OVSAMPCTL)
Address offset: 0x80
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
DRES[1:0]
Reserved
TOVS
OVSS[3:0]
OVSR[2:0]
Reserved OVSEN
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:14
Reserved
Must be kept at reset value.
13:12
DRES[1:0]
ADC resolution
00: 12bit
01: 10bit
10: 8bit
11: 6bit
11:10
Reserved
Must be kept at reset value.
9
TOVS
Triggered Oversampling
This bit is set and cleared by software.
0: All oversampled conversions for a channel are done consecutively after a
trigger.