GD32A50x User Manual
289
Bits
Fields
Descriptions
31:12
Reserved
Must be kept at reset value.
11:0
WDLT0[11:0]
Low threshold for analog watchdog 0
These bits define the low threshold for the analog watchdog 0.
14.7.8.
Routine sequence register 0 (ADC_RSQ0)
Address offset: 0x2C
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
RL[3:0]
RSQ15[4:1]
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RSQ15[0]
RSQ14[4:0]
RSQ13[4:0]
RSQ12[4:0]
rw
rw
rw
rw
Bits
Fields
Descriptions
31:24
Reserved
Must be kept at reset value.
23:20
RL[3:0]
Routine sequence length.
The total number of conversion in routine sequence equals to RL[3:0]+1.
19:15
RSQ15[4:0]
refer to RSQ0[4:0] description
14:10
RSQ14[4:0]
refer to RSQ0[4:0] description
9:5
RSQ13[4:0]
refer to RSQ0[4:0] description
4:0
RSQ12[4:0]
refer to RSQ0[4:0] description
14.7.9.
Routine sequence register 1 (ADC_RSQ1)
Address offset: 0x30
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
RSQ11[4:0]
RSQ10[4:0]
RSQ9[4:1]
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RSQ9[0]
RSQ8[4:0]
RSQ7[4:0]
RSQ6[4:0]
rw
rw
rw
rw