GD32A50x User Manual
286
0: DMA request disable
1: DMA request enable
Note
: This bit is only used in ADC0.
7:4
Reserved
Must be kept at reset value.
3
RSTCLB
Reset calibration
This bit is set by software and cleared by hardware after the calibration registers
are initialized.
0: Calibration register initialize done.
1: Initialize calibration register start
2
CLB
ADC calibration
0: Calibration done
1: Calibration start
1
CTN
Continuous mode
0: Continuous operation mode disable
1: Continuous operation mode enable
0
ADCON
ADC ON. The ADC will be wake up when this bit is changed from low to high and
take a stabilization time. When this bit is high and “1” is written to it with other bits
of this register unchanged, the conversion will start.
0: ADC disable and power down
1: ADC enable
14.7.4.
Sample time register 0 (ADC_SAMPT0)
Address offset: 0x0C
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
SPT17[2:0]
SPT16[2:0]
SPT15[2:1]
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
SPT15[0]
SPT14[2:0]
SPT13[2:0]
SPT12[2:0]
SPT11[2:0]
SPT10[2:0]
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:24
Reserved
Must be kept at reset value.
23:21
SPT17[2:0]
refer to SPT10[2:0] description
20:18
SPT16[2:0]
refer to SPT10[2:0] description
17:15
SPT15[2:0]
refer to SPT10[2:0] description