GD32A50x User Manual
108
4.4.
Register definition
BKP base address: 0x4000 6C00
4.4.1.
Backup data register x (BKP_DATAx) (x= 0..9)
Address offset: 0x04 to 0x28
Reset value: 0x0000 0000
This register can be accessed by half-word (16-bit) or word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DATA [15:0]
rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15:0
DATA[15:0]
Backup data
These bits are used for general purpose data storage. The contents of the
BKP_DATAx register will remain even if wake up action from Standby mode or
system reset.
4.4.2.
RTC signal output control register (BKP_OCTL)
Address offset: 0x2C
Reset value: 0x0000 0000
This register can be accessed by half-word(16-bit) or word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CALDIR
CCOSEL
Reserved
ROSEL
ASOEN
COEN
RCCV[6:0]
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15
CALDIR
RTC clock calibration direction
0: Slowed down
1: Speed up