![Geehy SEMICONDUCTOR APM32F405 Series Скачать руководство пользователя страница 511](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f405-series/apm32f405-series_user-manual_573630511.webp)
www.geehy.com Page 510
OTG_HS1 host mode register address mapping
Table 138 OTG_HS1 Host Mode Register Address Mapping
Register name
Description
Offset address
OTG_HS1_HCFG
High-speed OTG host configuration register
0x400
OTG_HS1_HFIVL
High-speed OTG host frame interval register
0x404
OTG_HS1_HFIFM
High-speed OTG host frame information register
0x408
OTG_HS1_HPTXSTS
High-speed OTG host periodic transmission state
register
0x410
OTG_HS1_HACHINT
High-speed OTG host all-channel interrupt register
0x414
OTG_HS1_HACHIMASK
High-speed OTG host all-channel interrupt mask
register
0x418
OTG_HS1_HPORTCSTS
High-speed OTG host port control state register
0x440
OTG_HS1_HCHX
High-speed OTG host channel-X characteristics
register (X=0…11)
0x500+20*X
OTG_HS1_HCHSCTRLX
High-speed OTG host channel-X split-ranging
control register (X=0…11)
0x504+20*X
OTG_HS1_HCHINTX
High-speed OTG host channel-X interrupt register
(X=0…11)
0x508+20*X
OTG_HS1_HCHIMASKX
High-speed OTG host channel-X interrupt mask
register (X=0…11)
0x50C+20*X
OTG_HS1_HCHTSIZEX
High-speed OTG host channel-X transmission size
register (X=0…11)
0x510+20*X
OTG_HS1_HCHDMAX
High-speed OTG host channel-X DMA address
register (X=0…11)
0x514+20*X
OTG_HS1 host mode register functional description
High-speed OTG host configuration register (OTG_HS1_HCFG)
Offset address: 0x400
Reset value: 0x0000 0000
Field
Name
R/W
Description
1:0
PHYCLKSEL
R/W
FS/LS PHY Clock Select
This bit is used to select the PHY clock frequency when the USB is
in FS and LS host mode respectively.
When the USB is in FS host mode:
10
:
48MHz
Others: Reserved
When the USB is in LS host mode:
00: Reserved
01
:
48MHz
10
:
6MHz