
110
CHAPTER 4 BUS INTERFACE
4.3.7
External Pin Control Register 0 (EPCR0)
This register controls output of each signal.
If output is allowed, a signal is output with the required timing in each bus mode. If
input is enabled, inputs signal from an external circuit are accepted.
If output is inhibited and input is disabled, the corresponding pin can be used as an
I/O port.
■
External pin control register 0 (EPCR0)
The configuration of External pin control register 0 (EPCR0) is as follows:
[Bit 11]: WRite pulse output Enable bit (WRE)
The output becomes enabled when the system is reset.
•
0: Output prohibited
•
1: Output allowed (initial value)
Even if the WRE bit is set to 1, a write pulse pin can be used as an I/O port, depending on
the bus width set by the AMD. (For example, in the 8-bit mode, the WR1 is not output and
the corresponding pin can be used as an I/O port.)
[Bit 10]: ReaDX pulse output Enable bit (RDXE)
This bit specifies whether read pulse RD is to be output.
The output becomes enabled when the system is reset.
•
0: Output inhibited (setting prohibited)
•
1: Output allowed (initial value)
[Bit 9]: ReaDY input Enable bit (RDYE)
This bit controls RDY input as follows.
The input becomes disabled when the system is reset.
•
0: RDY input disabled (initial value)
•
1: RDY input enabled
[Bit 8]: Bus Request Enable bit (BRE)
This bit controls BRQ and BGRNT as follows.
BRQ input is disabled and BGRNT output is inhibited.
•
0: BRQ input disabled, BGRNT output inhibited
15
14
13
12
11
10
9
8
EPCR0
WRE
RDXE
RDYE
BRE
COE3
COE2
COE1
COE0
- -- -1100
W
7
6
5
4
3
2
1
0
CKE
-1111111
W
: 000628
H
Address
Initial value
Access
Initial value
Access
Содержание MB91150 Series
Страница 1: ......
Страница 2: ......
Страница 3: ...FUJITSU LIMITED FR30 32 BIT MICROCONTROLLER MB91150 Series HARDWARE MANUAL ...
Страница 4: ......
Страница 10: ...vi ...
Страница 112: ...96 CHAPTER 3 MEMORY SPACE CPU AND CONTROL UNIT ...
Страница 174: ...158 CHAPTER 5 I O PORTS Note DDRI bit 6 is a test bit Always set the bit to 0 The value read from this bit is always 0 ...
Страница 178: ...162 CHAPTER 5 I O PORTS ...
Страница 214: ...198 CHAPTER 7 16 BIT RELOAD TIMER ...
Страница 240: ...224 CHAPTER 8 PPG TIMER ...
Страница 310: ...294 CHAPTER 13 8 10 BIT A D CONVERTER ...
Страница 318: ...302 CHAPTER 14 8 BIT D A CONVERTER ...
Страница 362: ...346 CHAPTER 15 UART ...
Страница 420: ...404 CHAPTER 19 PERIPHERAL STOP CONTROL ...
Страница 428: ...412 CHAPTER 20 CALENDAR MACROS ...
Страница 503: ...487 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 510: ...494 INDEX ...
Страница 512: ......