
578
CHAPTER 21 ROM CORRECTION FUNCTION
21.4
Operation of the ROM Correction Function
If the program counter specifies the same address as that in program address detection
register (PADR), the INT9 instruction is executed. The ROM correction function can be
done by processing the INT9 instruction routine.
■
Operation of the ROM Correction Function
An instruction code to be read by the CPU is replaced forcibly with an INT9 instruction code (01
H
) when
the corresponding address is equal to the value set in an address detection register. Therefore, the CPU
executes the INT9 instruction when executing the set instruction.
A program patch application function can be implemented by processing with the INT #9 interrupt routine.
There are two address detection registers, of which each is provided with an interrupt enable bit and
interrupt flag. When the address is equal to the value set in the address detection register, and the interrupt
enable bit is "1", assume the following: the interrupt flag is set to "1", and the instruction code to be read
by the CPU is replaced forcibly with the INT9 instruction code. The interrupt flag is cleared to "0" by
writing "0" to it using an instruction.
Note:
The address match detection function fails if an address later than the first byte of the instruction is
set in the address detection register. The value in the set address is replaced with "01H"so a wrong
instruction is executed or an invalid address is accessed. Before changing the value set in the
address detection register, set the interrupt enable bit to "0". If data is written while the interrupt
enable bit is "1", the address may be wrongly detected during writing, causing a malfunction.
Содержание MB90460 Series
Страница 1: ...The following document contains information on Cypress products ...
Страница 3: ......
Страница 5: ......
Страница 9: ...iv ...
Страница 41: ...22 CHAPTER 1 OVERVIEW ...
Страница 45: ...26 CHAPTER 2 NOTES ON HANDLING DEVICES ...
Страница 83: ...64 CHAPTER 3 CPU ...
Страница 95: ...76 CHAPTER 4 RESET ...
Страница 107: ...88 CHAPTER 5 CLOCK ...
Страница 131: ...112 CHAPTER 6 LOW POWER CONSUMPTION MODE ...
Страница 175: ...156 CHAPTER 7 INTERRUPT ...
Страница 181: ...162 CHAPTER 8 MODE SETTING ...
Страница 223: ...204 CHAPTER 9 I O PORT ...
Страница 237: ...218 CHAPTER 10 TIME BASE TIMER ...
Страница 247: ...228 CHAPTER 11 WATCHDOG TIMER ...
Страница 275: ...256 CHAPTER 12 16 BIT RELOAD TIMER ...
Страница 373: ...354 CHAPTER 14 MULTI FUNCTIONAL TIMER ...
Страница 485: ...466 CHAPTER 16 PWC Timer ...
Страница 531: ...512 CHAPTER 17 UART ...
Страница 559: ...540 CHAPTER 19 DELAYED INTERRUPT GENERATOR MODULE ...
Страница 589: ...570 CHAPTER 20 8 10 BIT A D CONVERTER ...
Страница 601: ...582 CHAPTER 21 ROM CORRECTION FUNCTION ...
Страница 633: ...614 CHAPTER 23 512K 1024K BIT FLASH MEMORY ...
Страница 645: ...626 CHAPTER 24 EXAMPLE OF F2 MC 16LX MB90F462 F462A F463A CONNECTION FOR SERIAL WRITING ...
Страница 715: ...696 APPENDIX ...
Страница 716: ...697 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 739: ......