72
CHAPTER 3 CPU
3.5.6
Operation of Hardware Interrupt
The operation from the generation of hardware interrupt request to the completion of
interrupt processing is explained below.
■
Start of Hardware Interrupt
●
Operation of peripheral (generation of interrupt request)
The peripherals with a hardware interrupt request function have an interrupt request flag indicating the
generation of an interrupt request, as well as an interrupt enable flag selecting between enabling and
disabling an interrupt request. The interrupt request flag is set when events inherent to peripherals occur.
When the interrupt enable flag is set to enabled, an interrupt request is generated to the interrupt controller.
●
Operation of interrupt controller (control of interrupt request)
The interrupt controller compares the interrupt level (ICR: IL2 to IL0) of simultaneously generated
interrupt requests, selects the request with the highest level (with the smallest IL setting value), and posts it
to the CPU. If there are two or more interrupt requests with the same level, the interrupt request with the
smallest interrupt number is given priority.
●
Operation of CPU (interrupt request acceptance and interrupt processing)
The CPU compares the received interrupt level (ICR: IL2 to IL0) with the value of the interrupt level mask
register (ILM) and generates an interrupt processing microcode after end of the current instruction
execution if the interrupt level (IL) is smaller than the value of the interrupt level mask register (ILM) and
an interrupt is enabled (CCR: I = 1).
When the EI
2
OS enable bit (ICR: ISE) is set to "0", ordinary interrupt processing is performed. If the bit is
set to "1", the EI
2
OS starts.
At interrupt processing, the values of the dedicated registers (A, DPR, ADB, DTB, PCB, PC and PS) are
saved in the system stack (system stack space indicated by SSB and SSP) first.
Next, the address of the vector table corresponding to the generated interrupt is loaded to the program
counter (PCB, PC), the interrupt level mask register (ILM) is updated, and the stack flag (CCR: S) is set to
"1".
■
Return from Hardware Interrupt
When the interrupt processing program clears, the interrupt request flag in the resource that causes the
interrupt to execute the RETI instruction, the values of the dedicated registers saved in the system stack are
returned to each register and returns to process execution before the interrupt processing.
The interrupt request output to the interrupt controller by the resource is cleared by clearing the interrupt
request flag.
Содержание F2MC-16LX Series
Страница 2: ......
Страница 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Страница 4: ......
Страница 8: ...iv ...
Страница 10: ...vi ...
Страница 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Страница 176: ...158 CHAPTER 3 CPU ...
Страница 224: ...206 CHAPTER 5 Timebase timer ...
Страница 294: ...276 CHAPTER 8 16 bit reload timer ...
Страница 366: ...348 CHAPTER 12 DTP external interrupt ...
Страница 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Страница 446: ...428 CHAPTER 14 UART0 ...
Страница 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Страница 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Страница 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Страница 677: ...659 APPENDIX A Instructions Table A 9 4 Character String Operation Instruction Map first byte 6EH ...
Страница 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Страница 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Страница 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Страница 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Страница 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Страница 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Страница 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Страница 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Страница 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Страница 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Страница 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Страница 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Страница 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Страница 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Страница 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Страница 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Страница 710: ......