MB95630H Series
314
FUJITSU SEMICONDUCTOR LIMITED
MN702-00009-2v0-E
CHAPTER 18 8/16-BIT PPG
18.6 Operations and Setting Procedure Example
Figure 18.6-2 Operation of 8-bit PPG Independent Mode
Example for setting the duty to 50%
When the PDS register is set to "0x02" with the PPS register set to "0x04", the PPG output is
set at a duty ratio of 50% (half the value of the PPS register is set to the PDS register).
5
4
3
2
1
5
4
3
2
1
5
4
3
2
Synchronizing with machine clock
(1)
(2)
α
Downcounter value matches
matches duty setting value
(Normal polarity)
PPGn0 Pin
(Reverse polarity)
Counter borrow
PPG output source
m=5
n=4
Stop
(1) = n
×
T
(2) = m
×
T
T: Count clock cycle
m: PPS register value
n: PDS register value
α
: The value changes depending
on the count clock selected and
the
start timing.
Count clock
(Cycle T)
PEN
(Counter start)
PPG timer n0 counter value
Duty setting
(PDS)
Cycle setting
(PPS)
Stop
Содержание 8FX
Страница 2: ......
Страница 4: ......
Страница 8: ...iv ...
Страница 17: ...xiii A 3 Bit Manipulation Instructions SETB CLRB 621 A 4 F2 MC 8FX Instructions 622 A 5 Instruction Map 625 ...
Страница 18: ...xiv ...
Страница 22: ...xviii ...
Страница 108: ...MB95630H Series 86 FUJITSU SEMICONDUCTOR LIMITED MN702 00009 2v0 E CHAPTER 6 I O PORT 6 2 Configuration and Operations ...
Страница 284: ...MB95630H Series 262 FUJITSU SEMICONDUCTOR LIMITED MN702 00009 2v0 E CHAPTER 14 LIN UART 14 8 Notes on Using LIN UART ...
Страница 648: ...MB95630H Series 626 FUJITSU SEMICONDUCTOR LIMITED MN702 00009 2v0 E APPENDIX A Instruction Overview A 5 Instruction Map ...
Страница 650: ......