MB95630H Series
MN702-00009-2v0-E
FUJITSU SEMICONDUCTOR LIMITED
387
CHAPTER 21 MULTI-PULSE GENERATOR
21.2 Block Diagram
●
Selector 1
The selector 1 is used to select from among Write both OPDBRHx and OPDBRLx or TOUT of
16-bit reload timer or WTIN1 of position detect circuit to generate the Write Timing signal
(WTO).
●
Falling edge detector
The falling edge detector is used to detect the falling edge of the 16-bit reload timer output
(TOUT).
●
Rising and falling edge detector
The rising and falling edge detector is used to detect the rising and falling edge of the 16-bit
reload timer output (TOUT).
When timer underflow trigger is used in following modes, the WTIN0 signal is generated by
the trigger edge selected by OPS[2:0] bits:
Table 21.2-1 TOUT Trigger Edge Selection for WTIN0
OPS2
OPS1
OPS0
TOUT Trigger Edge for WTIN0
0
0
0
-
0
0
1
Rise and Fall
0
1
0
-
0
1
1
Fall
1
0
0
Rise and Fall
1
0
1
Rise and Fall
1
1
0
-
1
1
1
Fall
Initial value of the OPS[2:0] bits
Содержание 8FX
Страница 2: ......
Страница 4: ......
Страница 8: ...iv ...
Страница 17: ...xiii A 3 Bit Manipulation Instructions SETB CLRB 621 A 4 F2 MC 8FX Instructions 622 A 5 Instruction Map 625 ...
Страница 18: ...xiv ...
Страница 22: ...xviii ...
Страница 108: ...MB95630H Series 86 FUJITSU SEMICONDUCTOR LIMITED MN702 00009 2v0 E CHAPTER 6 I O PORT 6 2 Configuration and Operations ...
Страница 284: ...MB95630H Series 262 FUJITSU SEMICONDUCTOR LIMITED MN702 00009 2v0 E CHAPTER 14 LIN UART 14 8 Notes on Using LIN UART ...
Страница 648: ...MB95630H Series 626 FUJITSU SEMICONDUCTOR LIMITED MN702 00009 2v0 E APPENDIX A Instruction Overview A 5 Instruction Map ...
Страница 650: ......