MSC8144E Reference Manual, Rev. 3
19-44
Freescale
Semiconductor
TDM Interface
19.7.1.2 TDMx Receive Interface Register (TDMxRIR)
TDMxRIR defines the TDMx receiver interface operation.
23
1
1111
data link
(
DATA_A
)
data link
(
DATA_B
)
data link
(
DATA_D
)
data link
(
DATA_C)
frame sync/
not used
frame clock/
not used
The TDM shares
the frame sync
and frame clock
with other TDM
modules.
Receive and
transmit share the
sync, clock, and
data signals.
Four full duplex
active data links.
direction
Inout
Inout
Inout
Inout
Inout
Input
Note:
Frame sync specifies that the receiver and transmitter use the same sync. Frame clock specifies that the receiver
and transmitter use the same clock. If data link specifies that the direction is inout, the signal is used for receive and
transmit.
TDMxRIR
TDMx Receive Interface Register
Offset 0x3FF0
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
RBOR
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
Boot
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RFTL RSTL
—
RFSD
RSL
RDE RFSE RRDO
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Boot
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 19-9. TDMxRIR Bit Descriptions
Name
Reset
Description
Settings
—
31–17
0
Reserved. Write to zero for future compatibility.
RBOR
16
1
Receive Byte Order
Indicates the location of the receive data in the receive
external memory buffer. The boot program writes a 1 to
this bit.
0
First receive data is at the high address.
1
First receive data is at the low address.
RFTL
15
0
Receive First Threshold Level
Determines whether the receive first threshold interrupt is
pulse or level. For details, see Section 19.2.6.3.
0
Receive first threshold interrupt is
pulse.
1
Receive first threshold interrupt is level.
Table 19-8. TDM Signal Configuration as a Function of the RTSAL and CTS Fields (Continued)
No.
C
T
S
RTSAL
[3–0]
TDMxRDAT TDMxRSYN TDMxRCLK
TDMxTDAT
TDMxTSYN
TDMxTCLK
Comments
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...