MSC8144E Reference Manual, Rev. 3
16-160
Freescale
Semiconductor
Serial RapidIO
®
Controller
16.6.54
Port 0 RapidIO Outbound Window Attributes Registers x
(P0ROWARx)
The port0 RapidIO outbound window attributes registers define the window sizes to translate and
other attributes of the translations. The largest window size allowed is 64 GB. For a segmented
window, these attributes are used for segment 0. The PCI window bit applies for all segments.
P0ROWARx
Port 0 RapidIO Outbound
Offset 0 x*0x20
Window Attributes Registers 0–8
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
EN
—
TFLOWLV
PCI
—
NSEG
NSSEG
RDTYP
TYPE
R/W
R
R/W
R
R/W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
WRTYP
—
SIZE
TYPE
R/W
R
R/W (R for default window 0)
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 16-97. P0ROWARx Field Descriptions
Bit
Reset
Description
Settings
EN
31
0
Enable Address Translation
For default window 0 only, this bit is set to 1 and read-only.
0
Window disabled.
1
Window enabled.
—
30–28
0
Reserved. Write to zero for future compatibility.
TFLOWLY
27–26
Transaction Flow Level
Selects the transaction flow priority level. This field must be
set to 00 if the PCI bit is set. Also, the RapidIO priority given
by this field must always be greater than or equal to the
internal priority or a deadlock can occur. Normally, the
internal priority of all packets is 0.
00 Lowest priority transaction
request flow.
01 Next highest priority
transaction request flow.
10 Highest priority transaction
request flow.
11 Reserved.
PCI
25
PCI Window
If set, this window follows PCI ordering rules as defined in the
RapidIO Inter-operability specification
The TFLOWLV field must be 00 if this bit is set causing reads
to have RapidIO priority 0 and writes to have RapidIO priority
1.
0
Non-PCI window rules.
1 PCI window rules.
—
24
0
Reserved. Write to zero for future compatibility.
NSEG
23–22
0
Number of Segments
Number of segments for this window.
Note:
This field is reserved for default window 0.
00 One segment (normal)
01 Two segments (half-size
aliasing window)
10 Four segments (quarter-size
aliasing window)
11 Reserved.
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...