Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
13-23
13.5.2.6 General Interrupt Enable Register 3 for Cores 0–3 (GIER3_[0–3])
GIER3_[0–3] include interrupt enable bits for cores 0–3 for debug/profiling events within
MSC8144E. GIER3_[0–3] are reset by a hard reset event. All bits are cleared on reset. Write
accesses to this register can be performed only in supervisor mode
.
GIER3_0
General Interrupt Enable Register 3 for Cores 0–3
Offset 0x6C
GIER3_1
Offset 0x70
GIER3_2
Offset 0x74
GIER3_3
Offset 0x78
Bit
31
30
29
28
27
26
25
24
—
—
—
—
—
—
—
—
Type
R/W
Reset
0
0
0
0
0
0
0
0
Bit
23
22
21
20
19
18
17
16
—
—
—
—
—
—
—
—
Type
R/W
Reset
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
—
—
—
—
PM_EN
L2ICS_WP_EN L2ICS_OV_EN L2ICM_WP_EN
Type
R/W
Reset
0
0
0
0
0
0
0
0
Bit
7
6
5
4
3
2
1
0
L2ICM_OV_EN CLS2_WP_EN CLS2_OV_EN CLS1_ERR_EN CLS1_WP_EN CLS1_OV_EN CLS0_WP_EN CLS0_OV_EN
Type
R/W
Reset
0
0
0
0
0
0
0
0
Table 13-13. GIER2_[0–3] Bit Descriptions
Name
Description
Settings
—
31–30
Reserved. Write to zero for future compatibility.
PM_EN
11
Performance Monitor Interrupt Enable
0
Interrupt disabled
1
Interrupt enabled
L2ICS_WP_EN
10
L2 ICache Target CLASS Watchpoint Interrupt Enable
0
Interrupt disabled
1
Interrupt enabled
L2ICS_OV_EN
9
L2 ICache Target CLASS Overrun Interrupt Enable
0
Interrupt disabled
1
Interrupt enabled
L2ICM_WP_EN
8
L2 ICache Initiator CLASS Watchpoint Interrupt Enable
0
Interrupt disabled
1
Interrupt enabled
L2ICM_OV_EN
7
L2 ICache Initiator CLASS Overrun Interrupt Enable
0
Interrupt disabled
1
Interrupt enabled
CLS2_WP_EN
6
CLASS2 Watchpoint Interrupt Enable
0
Interrupt disabled
1
Interrupt enabled
CLS2_OV_EN
5
CLASS2 Overrun Interrupt Enable
0
Interrupt disabled
1
Interrupt enabled
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...