MSC8144E Reference Manual, Rev. 3
6-6
Freescale
Semiconductor
Boot Program
11.
The EEPROM slaves can have
HRESET
/
SRESET
asserted without the master being reset.
However, there must be external logic that performs the actions that the master performs
during its boot sequence. The logic may be implemented as periodic polling by the
master, asserting
NMI
to the reset master, or using an FPGA or other implementation)
12.
If there is a shared EEPROM in use in any stage of the reset/boot flow (RCW, serial
RapidIO interface configuration, MAC address, I
2
C boot), all devices MUST load their
RCW from the shared EEPROM.
Note:
If the reset master (RCWHR[RM]) fails (due to a stuck SDA) to read the data at 0x11
or 0x8F of the EEPROM or fails during the sequence of driving the RCW to the reset
slaves, the core goes into a debug state and writes the appropriate error code to the M2
memory (see Section 6.8).
6.4.2 Example Configuration
2
C multi device system in which MSC8122 #0 is a reset master and
MSC8122 #1 is a reset slave. The reset master uses {GPIO[0–3], GPIO[21]} to release the reset
slaves. The MSC8144 boot supports up to 15 slaves on a single EEPROM (for RCW). There are
two possibilities as to how the reset slave STOP_BS signals are handled:
If there are 5 slaves or less, connect each GPIO line directly to one of the slaves. The
master deasserts and asserts the lines when necessary.
If there are more than 5 slaves, GPIO[21] is used to latch the values of GPIO[0–3] into the
decoder glue logic (latch when high). This value indicates which of the slave STOP_BS
signals to pull low. When an all 1 values are latched, all STOP_BS signals should be
pulled high.
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...