MSC8144E Reference Manual, Rev. 3
3-32
Freescale
Semiconductor
External Signals
3.8 ATM UTOPIA Signals
Table 3-10 describes the signals in this group.
SRIO_TXD2
GE1_SGMII_TX
Output
Output
SRIO Transmit Data 2
Serial data output for a 4x link. Each signal is part of a differential pair.
Ethernet 1 SGMII Transmit Data
Part of the Ethernet signals. For details, see Chapter 20, Ethernet Controller.
All modes
SRIO_TXD3
GE2_SGMII_TX
Output
Output
SRIO Transmit Data 3
Serial data output for a 4x link. Each signal is part of a differential pair.
Ethernet 2 SGMII Transmit Data
Part of the Ethernet signals. For details, see Chapter 20, Ethernet Controller.
All modes
SRIO_TXD2
GE1_SGMII_TX
Output
Output
SRIO Transmit Data 2 Inverted
Inverted serial data output for a 4x link. Each signal is part of a differential pair.
Ethernet 1 SGMII Transmit Data Inverted
Part of the Ethernet signals. For details, see Chapter 20, Ethernet Controller.
All modes
SRIO_TXD3
GE2_SGMII_TX
Output
Output
SRIO Transmit Data 3 Inverted
Inverted serial data output for a 4x link. Each signal is part of a differential pair.
Ethernet 2 SGMII Transmit Data Inverted
Part of the Ethernet signals. For details, see Chapter 20, Ethernet Controller.
All modes
Table 3-10. UTOPIA Signals
Signal Name
Type
Description
I/O Mode
UTP_TD15
PCI_IRDY
Output
Input/
Output
ATM UTOPIA Transmit Data 15
For details, see Chapter 18, Asynchronous Transfer Mode (ATM) Controller.
PCI Ready
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,3,4,5,6,
7
2
UTP_TD14
PCI_FRAME
Output
Input/
Output
ATM UTOPIA Transmit Data 14
For details, see Chapter 18, Asynchronous Transfer Mode (ATM) Controller.
PCI Frame Sync
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,3,4,5,6,
7
2
UTP_TD13
PCI_CBE3
Output
Input/
Output
ATM UTOPIA Transmit Data 13
For details, see Chapter 18, Asynchronous Transfer Mode (ATM) Controller.
PCI Byte 3 Enable
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,3,4,5,6,
7
2
UTP_TD12
PCI_CBE2
Output
Input/
Output
ATM UTOPIA Transmit Data 12
For details, see Chapter 18, Asynchronous Transfer Mode (ATM) Controller.
PCI Byte 2 Enable
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,3,4,5,6,
7
2
Table 3-9. Ethernet Signals (Continued)
Signal Name
Type
Description
I/O Mode
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...