Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
26-183
26.5.12.5 RNG Interrupt Status Register (RNGISR)
The Interrupt Status Register indicates which unmasked errors have occurred and have generated
error interrupts to the channel. Each bit in this register can only be set if the corresponding bit of
the RNG Interrupt Mask Register is zero (see Section 26.4.7.6, RNG Interrupt Mask Register, on
page 26-65). If the RNG Interrupt Status Register is non-zero, the RNG halts and the RNG error
interrupt signal is asserted to the controller (see Section 26.4.7.5, RNG Interrupt Status Register,
on page 26-64). In addition, if the RNG is being operated through channel-controlled access, then
an interrupt signal is generated to the channel to which this EU is assigned. The EU error bit is set
in the channel pointer Status Register (see Section 26.5.5.2, Channel Pointer Status Registers
(CPSR[1–4]), on page 26-92) and generates a channel error interrupt to the controller. If the
Interrupt Status Register is written from the core processor, 1s in the value written are recorded in
the Interrupt Status Register if the corresponding bit is unmasked in the Interrupt Mask Register.
—
1
0
Reserved. Write to zero for future compatibility.
RD
0
0
Reset Done
This status bit, when high, indicates that the RNG has completed its reset
sequence.
Note:
The reset value of RD is 0, but it typically switches to 1 by the time
a user checks the register, indicating the EU is ready for
operation.
0
Reset in progress.
1
Reset done.
RNGISR
RNG Interrupt Status Register
Offset 0xCA030
Bits
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
Field
—
Type
R
Reset 0x0000
Bits
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
Field
—
Type R
Reset
0x0000
Bits 31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Field
—
Type
R
Reset 0x0000
Bits
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Field
—
IE
—
ME
AE
—
OFU
—
Type
R
Reset 0x0000
Table 26-65. RNGSR Field Descriptions (Continued)
Name
Reset
Description
Settings
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...