Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
26-161
Writes to the input FIFO go first to a staging register and can be written using byte, 4-byte, or
8-byte accesses. When all 8 bytes of the staging register have been written, the entire 8 bytes are
automatically enqueued into the FIFO. If any byte is written twice between enqueues, it causes an
error interrupt of type AE from the EU. When writing the last portion of data, it is not necessary
to write all 8 bytes. Any last bytes remaining in the staging register are automatically padded with
zeros and forced into the input FIFO when the AFEUEOMR is written.
The output FIFO is readable using byte, 4-byte, or 8-byte accesses. When all 8 bytes of the
header have been read, that 8 bytes is automatically dequeued from the FIFO so that the next 8
bytes (if any) becomes available for reading. If any byte is read twice between dequeues, it causes
an error interrupt of type AE from the EU.
Overflows and underflow caused by reading or writing the AFEU FIFOs are reflected in the
AFEUISR.
26.5.11 KEU Registers
26.5.11.1 KEU Mode Register (KEUMR)
The KEU Mode Register (KEUMR) contains several bits used to program the KEU. The Mode
Register is cleared when the KEU is reset or reinitialized. Setting a reserved mode bit generates a
data error. Setting both the GSM and EDGE bits to one generates a data error. If the KEU Mode
KEUMR
KEU Mode Register
Offset 0xCE000
Bits
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
Field
—
Type
R/W
Reset 0x0000
Bits
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
Field
—
Type
R/W
Reset
0x0000
Bits 31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Field
—
Type
R/W
Reset 0x0000
Bits
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Field
—
GSM CICV EDGE
PE
INT
—
ALG
Type
R/W
Reset 0x0000
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...