Figure 47 : eMIOS A, B and Alt A Register R/W (R.M. Rev8 – Table 24-16)
Figure 48 : An eMIOS Channel’s Block Diagram
In the following sections, we will study different modes of operations and how registers A and
B behave in each one of them.
1.2.
GPIO: General Purpose Input/Output
In General Purpose Input/Output mode all input capture, output compare and timing functions
are disabled. Registers A and B hold the same value. All channels are in this mode by default and
have to go through this mode when a mode change occurs.
Counter Bus
Select (
BSL
)
Internal
Counter
Prescaler
UCPRE
UCPREN
eMIOS Internal
Counter Clock
Secondary Counter Bus
(B,C…)
Primary Counter Bus A
Input
Filter
IF, FCK
Edge Detect
B1
B2
A1
A2
Comparator
A
Comparator
B
Finite State
Machine
MODE
FORCMA
FORCMB
EMIOS_OUDR
EMIOS_OUDR
SET
R/W
R/W
CLR
Flip-Flop
EDPOL
EDSEL
OUT
UCOUT
UCIN
Содержание MPC5604B
Страница 1: ...LAAS CNRS Quick Start to MPC5604B Embedded Development Sahin Serdar 21 06 2013...
Страница 31: ...Figure 33 INTC SW HW mode comparison Freescale Tutorial...
Страница 87: ......
Страница 132: ......
Страница 133: ...127 Appendix 2 Pad Configurations...
Страница 134: ......
Страница 135: ......
Страница 136: ......
Страница 137: ......
Страница 138: ......
Страница 139: ......
Страница 140: ......
Страница 141: ...Appendix 3 Peripheral input pin selection...
Страница 142: ......
Страница 143: ...137 Appendix 4 Interrupt Vector Table...
Страница 144: ......
Страница 145: ......
Страница 146: ......
Страница 147: ......
Страница 148: ...Appendix 5 I C Baud Rate Prescaler Values...
Страница 149: ......
Страница 150: ......