![Freescale Semiconductor MCF54455 Скачать руководство пользователя страница 534](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541534.webp)
PCI Bus Controller
Freescale Semiconductor
22-17
0xFC0A_8090 is written to, it updates the contents of the register at address 0xFC0A_8064. When
PCITBATR1 at address 0xFC0A_8094 is written to, it updates the contents of the register at address
0xFC0A_8068. This provides software compatibility with legacy devices using only the first two BARs
(e.g. the MCF548
x
ColdFire processor).
22.3.2.3
Target Base Address Translation Register 1 (PCITBATR1)
Address: 0xFC0A_8064 (PCITBATR0)
Access: User read/write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
BAT0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
EN
W
Reset 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 22-16. PCITBATR0 Register
Table 22-12. PCITBATR0 Field Descriptions
Field
Description
31–18
BAT0
Base address translation 0. Corresponds to a hit on the BAR0 in PCI Type 0 configuration space. When there
is a hit on the PCI address indicated by PCI BAR0 (the ColdFire processor as target), the upper 14 bits of the
address (256-Kbyte boundary) are written over by this register value to address some space in the device. In
normal operation, this value must be written during the initialization sequence only.
17–1
Reserved, must be cleared.
0
EN
Enable 0. Enables a transaction in BAR0 space. If this bit is zero and a hit on the PCI address space indicated
by PCIBAR0 occurs, the target interface gasket aborts the PCI transaction.
Address: 0xFC0A_8068 (PCITBATR1)
Access: User read/write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
BAT1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
EN
W
Reset 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 22-17. PCITBATR1b Register
Table 22-13.
PCITBATR1 Field Descriptions
Field
Description
31–20
BAT1
Base address translation 1. Corresponds to a hit on BAR1 in PCI Type 0 configuration space register (PCI
space). When there is a hit on the PCI address indicated by PCI BAR1 (the ColdFire processor as target), the
upper 12 bits of the address (1-Mbyte boundary) are written over by this register value to address some
1-Mbyte space in internal address space. This register can be reprogrammed to move the window of the device
address space accessed during a hit in PCIBAR1. In normal operation, this value must be written during the
initialization sequence only.
19–1
Reserved, must be cleared.
0
EN
Enable 1. Enables a transaction in BAR1 space. If this bit is zero and a hit on PCI address space indicated by
BAR1 occurs, the target interface gasket aborts the PCI transaction.
Содержание MCF54455
Страница 33: ...xxviii Freescale Semiconductor ...
Страница 67: ...Freescale Semiconductor 1 ...
Страница 125: ...Freescale Semiconductor 1 ...
Страница 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Страница 173: ...Cache 6 28 Freescale Semiconductor ...
Страница 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Страница 207: ...Power Management 9 16 Freescale Semiconductor ...
Страница 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Страница 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Страница 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Страница 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Страница 601: ...Freescale Semiconductor 1 ...
Страница 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Страница 843: ...Freescale Semiconductor 1 ...
Страница 921: ...Revision History A 6 Freescale Semiconductor ...