![Freescale Semiconductor MCF54455 Скачать руководство пользователя страница 400](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541400.webp)
Interrupt Controller Modules
Freescale Semiconductor
17-11
17.2.9
Interrupt Control Register (ICR0
n
, ICR1
n
, (
n
= 00, 01, 02, ..., 63))
Each ICR register specifies the interrupt level (1–7) for the corresponding interrupt source. These registers
are cleared by reset and should be programmed with the appropriate levels before interrupts are enabled.
When multiple interrupt requests are programmed to the same level number, they are processed in a
descending request number order. As an example, if requests 63, 62, 2, and 1 are programmed to a common
level, request 63 is processed first, then request 62, then request 2, and finally request 1.
This definition allows software maximum flexibility in grouping interrupt request sources within any
given priority level. The priority level in the ICRs directly corresponds to the interrupt level supported by
the ColdFire processor.
Address: 0xFC04_801F (SLMASK)
Access: User read/write
7
6
5
4
3
2
1
0
R
0
0
0
0
SLMASK
W
Reset:
0
0
0
0
1
1
1
1
Figure 17-11. Saved Level Mask Register (SLMASK)
Table 17-13. SLMASK Field Descriptions
Field
Description
7–4
Reserved, must be cleared.
3–0
SLMASK
Saved level mask. Defines the saved level mask. See the CLMASK field definition for more information on the specific
values.
Address: 0xFC04_8040 – 7F (ICR000 – ICR063)
0xFC04_C040 – 7F (ICR100 – ICR163)
Access: User read/write
7
6
5
4
3
2
1
0
R
0
0
0
0
0
LEVEL
W
Reset:
0
0
0
0
0
0
0
0
Figure 17-12. Interrupt Control Registers (ICR0
n
, ICR1
n
)
Table 17-14. ICR
n
Field Descriptions
Field
Description
7–3
Reserved, must be cleared.
2–0
LEVEL
Interrupt level. Indicates the interrupt level assigned to each interrupt input. A level of 0 effectively disables the
interrupt request, while a level 7 interrupt is given the highest priority.
If interrupt masking is enabled (ICONFIG[EMASK] = 1), the acknowledgement of a level-
n
request forces the
controller to automatically mask all interrupt requests of level-
n
and lower.
Содержание MCF54455
Страница 33: ...xxviii Freescale Semiconductor ...
Страница 67: ...Freescale Semiconductor 1 ...
Страница 125: ...Freescale Semiconductor 1 ...
Страница 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Страница 173: ...Cache 6 28 Freescale Semiconductor ...
Страница 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Страница 207: ...Power Management 9 16 Freescale Semiconductor ...
Страница 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Страница 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Страница 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Страница 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Страница 601: ...Freescale Semiconductor 1 ...
Страница 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Страница 843: ...Freescale Semiconductor 1 ...
Страница 921: ...Revision History A 6 Freescale Semiconductor ...