
Universal Serial Bus Interface – On-The-Go Module
Freescale Semiconductor
21-15
21.3.2.4
Host Controller Capability Parameters Register (HCCPARAMS)
Identifies multiple mode control (time-base bit functionality) addressing capability.
21.3.2.5
Device Controller Interface Version (DCIVERSION)
Not defined in the EHCI specification. DCIVERSION is a two-byte register containing a BCD encoding
of the device controller interface. The most-significant byte of the register represents a major revision and
the least-significant byte is the minor revision.
Address: 0xFC0B_0108 (HCCPARAMS)
Access: User read-only
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
EECP
IST
0 ASP PFL ADC
W
Reset 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
0
Figure 21-12. Host Controller Capability Parameters Register (HCCPARAMS)
Table 21-14. HCCPARAMS Field Descriptions
Field
Description
31–16
Reserved, always cleared.
15–8
EECP
EHCI extended capabilities pointer. This optional field indicates the existence of a capabilities list.
0x00 No extended capabilities are implemented. This field is always 0.
7–4
IST
Isochronous scheduling threshold. Indicates where software can reliably update the isochronous schedule,
relative to the current position of the executing host controller. This field is always 0.
0 The value of the least significant 3 bits indicates the number of microframes a host controller can hold a set
of isochronous data structures (one or more) before flushing the state.
3
Reserved, always cleared.
2
ASP
Asynchronous schedule park capability. Indicates if the host controller supports the park feature for high-speed
queue heads in the asynchronous schedule. The feature can be disabled or enabled and set to a specific level
by using the asynchronous schedule park mode enable and asynchronous schedule park mode count fields in
the USBCMD register. This bit is always set.
0 Park not supported.
1 Park supported.
1
PFL
Programmable frame list flag. Indicates that system software can specify and use a frame list length less that
1024 elements. This bit is always set.
1 Frame list size is configured via the USBCMD register frame list size field. The frame list must always be
aligned on a 4K-page boundary. This requirement ensures that the frame list is always physically contiguous.
0
ADC
64-bit addressing capability. This field is always 0; 64-bit addressing is not supported.
0 Data structures use 32-bit address memory pointers
Address: 0xFC0B_0120 (DCIVERSION)
Access: User read-only
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
DCIVERSION
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
Figure 21-13. Device Controller Interface Version Register (DCIVERSION)
MCF5329 Reference Manual, Rev 3
Содержание MCF5329
Страница 106: ...ColdFire Core 3 32 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 126: ...Enhanced Multiply Accumulate Unit EMAC 4 20 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 148: ...Cache 5 22 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 154: ...Static RAM SRAM 6 6 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 184: ...Power Management 8 18 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 204: ...Reset Controller Module 10 8 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 220: ...System Control Module SCM 11 16 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 228: ...Crossbar Switch XBS 12 8 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 268: ...General Purpose I O Module 13 40 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 392: ...SDRAM Controller SDRAMC 18 30 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 436: ...Fast Ethernet Controller FEC 19 44 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 564: ...Liquid Crystal Display Controller LCDC 22 44 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 594: ...FlexCAN 23 30 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 678: ...Pulse Width Modulation PWM Module 26 22 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 684: ...Watchdog Timer Module 27 6 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 692: ...Programmable Interrupt Timers PIT0 PIT3 28 8 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 704: ...DMA Timers DTIM0 DTIM3 29 12 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 720: ...Queued Serial Peripheral Interface QSPI 30 16 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 754: ...UART Modules 31 34 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 770: ...I2 C Interface 32 16 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 790: ...Message Digest Hardware Accelerator MDHA 33 20 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 866: ...Debug Module 36 50 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 902: ...Register Memory Map Quick Reference A 26 Freescale Semiconductor MCF5329 Reference Manual Rev 3...