Nexus3/ Module
e200z3 Power Architecture Core Reference Manual, Rev. 2
10-40
Freescale Semiconductor
NOTE
An STM (store) to the cache’s store buffer within the data trace range
initiates a DTM message. If the corresponding memory access causes an
error, a checkstop condition occurs. The debug/development tool should use
this indication to invalidate the previous DTM.
10.8.4
Data Trace Timing Diagrams (8 MDO/2 MSEO Configuration)
Figure 10-36. Data Trace—Data Write Message
Figure 10-37. Data Trace—Data Read with Synchronization Message
Figure 10-38. Error Message (Data Trace Only Encoded)
10101000
00000101
00010100
11101111
11
00
00
01
00
TCODE = 5
Source processor = 0000
Data size = 010 (half word)
Relative address = 0xA5
Write data = 0xBEEF
11
10111110
MCKO
MSEO_B[1:0]
MDO[7:0]
11000000
00001110
01011001 11010001
11
00
TCODE = 14
Source processor = 0000
Data size = 000 (byte)
Full access address = 0x01468ACE
Write data = 0x5C
00101000
01
00000000
11
01011100
MCKO
MSEO_B[1:0]
MDO[7:0]
00001000
00001000
11
00
11
TCODE = 8
Source processor = 0000
Error code = 2 (queue overrun - DTM only)
xxxxxxxx
xx
MCKO
MSEO_B[1:0]
MDO[7:0]
Содержание e200z3
Страница 1: ...e200z3 Power Architecture Core Reference Manual Supports e200z3 e200z335 e200z3coreRM Rev 2 06 2008 ...
Страница 32: ...e200z3 Power Architecture Core Reference Manual Rev 2 xii Freescale Semiconductor ...
Страница 50: ...Register Model e200z3 Power Architecture Core Reference Manual Rev 2 2 2 Freescale Semiconductor ...
Страница 238: ...Memory Management Unit e200z3 Power Architecture Core Reference Manual Rev 2 5 16 Freescale Semiconductor ...
Страница 332: ...Power Management e200z3 Power Architecture Core Reference Manual Rev 2 8 4 Freescale Semiconductor ...
Страница 424: ...Revision History e200z3 Power Architecture Core Reference Manual Rev 2 A 2 Freescale Semiconductor ...