
External Core Complex Interfaces
e200z3 Power Architecture Core Reference Manual, Rev. 2
Freescale Semiconductor
7-37
Figure 7-8. Single-Cycle Read, Write, Read—Full Pipelining
The first read request (addr
x
) is taken at the end of cycle C1 because the bus is idle. The first write request
(addr
y
) is taken at the end of C2 because the first access is terminating (addr
x
). Data for the addr
y
write
cycle is driven in C3, the cycle after the access is taken. Also during C3, a request is generated for a read
to addr
z
, which is taken at the end of C3 because the write access is terminating.
During C4, the addr
y
write access is terminated, and no further access is requested.
shows another sequence of read and write cycles. In this example, reads incur a single wait
state.
nonseq
nonseq
nonseq
idle
addr x
addr y
addr z
single
single
single
data x
data z
data y
okay
okay
okay
okay
1
2
3
4
5
m_clk
p_htrans
p_addr,p_hprot
p_hsize
,
p_hbstrb
, etc
p_hburst
p_hunalign
p_hwrite
p_hrdata
p_hwdata
p_hready
p_hresp
Содержание e200z3
Страница 1: ...e200z3 Power Architecture Core Reference Manual Supports e200z3 e200z335 e200z3coreRM Rev 2 06 2008 ...
Страница 32: ...e200z3 Power Architecture Core Reference Manual Rev 2 xii Freescale Semiconductor ...
Страница 50: ...Register Model e200z3 Power Architecture Core Reference Manual Rev 2 2 2 Freescale Semiconductor ...
Страница 238: ...Memory Management Unit e200z3 Power Architecture Core Reference Manual Rev 2 5 16 Freescale Semiconductor ...
Страница 332: ...Power Management e200z3 Power Architecture Core Reference Manual Rev 2 8 4 Freescale Semiconductor ...
Страница 424: ...Revision History e200z3 Power Architecture Core Reference Manual Rev 2 A 2 Freescale Semiconductor ...