Instruction Pipeline and Execution Timing
e200z3 Power Architecture Core Reference Manual, Rev. 2
Freescale Semiconductor
6-27
6.7.1.4
Vector Floating-Point APU Instruction Timing
Timings for embedded vector single-precision floating-point instructions are shown in
. The
number of stall cycles for evfsdiv is (latency) cycles.
evmwlssianw
1
1
evmwlumi
1
1
evmwlumia
1
1
evmwlumiaaw
1
1
evmwlumianw
1
1
evmwlusiaaw
1
1
evmwlusianw
1
1
evmwsmf
1
1
evmwsmfa
1
1
evmwsmfaa
1
1
evmwsmfan
1
1
evmwsmi
1
1
evmwsmia
1
1
evmwsmiaa
1
1
evmwsmian
1
1
evmwssf
1
1
evmwssfa
1
1
evmwssfaa
1
1
evmwssfan
1
1
evmwumi
1
1
evmwumia
1
1
evmwumiaa
1
1
evmwumian
1
1
evsubfsmiaaw
1
1
evsubfssiaaw
1
1
evsubfumiaaw
1
1
evsubfusiaaw
1
1
Table 6-6. SPE Complex Integer Instruction Timing (continued)
Instruction
Latency Throughput
Comments
Содержание e200z3
Страница 1: ...e200z3 Power Architecture Core Reference Manual Supports e200z3 e200z335 e200z3coreRM Rev 2 06 2008 ...
Страница 32: ...e200z3 Power Architecture Core Reference Manual Rev 2 xii Freescale Semiconductor ...
Страница 50: ...Register Model e200z3 Power Architecture Core Reference Manual Rev 2 2 2 Freescale Semiconductor ...
Страница 238: ...Memory Management Unit e200z3 Power Architecture Core Reference Manual Rev 2 5 16 Freescale Semiconductor ...
Страница 332: ...Power Management e200z3 Power Architecture Core Reference Manual Rev 2 8 4 Freescale Semiconductor ...
Страница 424: ...Revision History e200z3 Power Architecture Core Reference Manual Rev 2 A 2 Freescale Semiconductor ...