Instruction Pipeline and Execution Timing
e200z3 Power Architecture Core Reference Manual, Rev. 2
6-24
Freescale Semiconductor
6.7.1.3
SPE Complex Integer Instruction Timing
Timings for SPE complex integer instructions are shown in
. The table is sorted by opcode. For
the divide instructions, the number of stall cycles is (latency) for following instructions.
evlwhex
1
1
evlwhos
1
1
evlwhosx
1
1
evlwhou
1
1
evlwhoux
1
1
evlwhsplat
1
1
evlwhsplatx
1
1
evlwwsplat
1
1
evlwwsplatx
1
1
evstdd
1
1
evstddx
1
1
evstdh
1
1
evstdhx
1
1
evstdw
1
1
evstdwx
1
1
evstwhe
1
1
evstwhex
1
1
evstwho
1
1
evstwhox
1
1
evstwwe
1
1
evstwwex
1
1
evstwwo
1
1
evstwwox
1
1
Table 6-6. SPE Complex Integer Instruction Timing
Instruction
Latency Throughput
Comments
evaddsmiaaw
1
1
evaddssiaaw
1
1
evaddumiaaw
1
1
evaddusiaaw
1
1
Table 6-5. SPE Load and Store Instruction Timing (continued)
Instruction
Latency
Throughput
Comments
Содержание e200z3
Страница 1: ...e200z3 Power Architecture Core Reference Manual Supports e200z3 e200z335 e200z3coreRM Rev 2 06 2008 ...
Страница 32: ...e200z3 Power Architecture Core Reference Manual Rev 2 xii Freescale Semiconductor ...
Страница 50: ...Register Model e200z3 Power Architecture Core Reference Manual Rev 2 2 2 Freescale Semiconductor ...
Страница 238: ...Memory Management Unit e200z3 Power Architecture Core Reference Manual Rev 2 5 16 Freescale Semiconductor ...
Страница 332: ...Power Management e200z3 Power Architecture Core Reference Manual Rev 2 8 4 Freescale Semiconductor ...
Страница 424: ...Revision History e200z3 Power Architecture Core Reference Manual Rev 2 A 2 Freescale Semiconductor ...