HOST INTERFACE (HI)
MOTOROLA
PORT B
5 - 45
0
0
Interr
upt Mode (DMA Off)
0
1
24 Bit DMA Mode
1
0
16 Bit DMA Mode
1
1
8 Bit DMA Mode
HREQ
DMA
0
HF3
HF2
TRD
Y
TXDE
RXDF
$
2
70
INTERR
UPT ST
ATUS
REGISTER (ISR)
(READ ONL
Y)
INIT
HM1
HM0
HF1
HF0
0
TREQ
RREQ
$0
70
MODES
HOST
DSP56002
T
XDE —
TRANSMIT D
A
T
A REGISTER EMPTY
1 = INDICA
TES
THE
TRANSMIT BYTE REGISTERS (TXH,
TXM,
TXL) ARE EMPTY
.
0 = CLEARED BY
WRITING
T
O
TXL;
TXDE CAN BE USED
T
O ASSER
T
THE
HREQ
PIN.
T
RD
Y —
TRANSMITTER READ
Y =
TXDE • HRDF
1 = BO
TH
THE
TRANSMIT BYTE REGISTERS AND
THE HOST RECEIVE D
A
T
A
REGISTERS ARE EMPTY
.
0 = ONE OR BO
TH REGISTERS ARE FULL.
DMA
0
0
HF1
HF0
HCP
HTDE
HRDF
X:$FFE9
70
HOST ST
A
TUS
REGISTER (HSR)
(READ ONL
Y)
HRDF — HOST RECEIVE D
A
T
A FULL
1 =
THE HOST RECEIVE REGISTER (HRX) CONT
AINS D
A
T
A FR
OM
THE
HOST PR
OCESSOR.
0 = HRX IS EMPTY
.
DMA —INDICA
TES
THE HOST PR
OCESSOR HAS ENABLED
THE DMA MODE
1 = DMA ON.
0 = HOST MODE.
0
0
0
HF3
HF2
HCIE
HTIE
HRIE
70
HOST CONTR
OL
REGISTER (HCR)
(READ/WRITE)
HRIE — HOST RECEIVE INTERR
UPT ENABLE
ENABLES INTERR
UPT A
T P:$0020
DSP INTERR
UPT IS CA
USED BY HRDF = 1
1 = INTERR
UPT P:$0020 ENABLED
.
0 = INTERR
UPT P:$0020 DISABLED
.
TREQ —
TRANSMIT REQ
UEST ENABLE
USED T
O
ENABLE
INTERR
UPTS THA
T
COME
FR
OM TXDE T
O THE
HOST
VIA THE
HREQ
PIN.
1 =
TXDE INTERR
UPTS P
ASS
T
O HREQ
.
0 =
TXDE INTERR
UPTS ARE MASKED
.
Figure 5-23 Bits Used for Host-to-DSP Transfer
INTERR
UPT CONTR
OL
REGISTER (ICR)
(READ/WRITE)
X:$FFE8
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..
Содержание DSP56002
Страница 380: ......
Страница 382: ......
Страница 390: ...Freescale Semiconductor I Freescale Semiconductor Inc For More Information On This Product Go to www freescale com nc...