Table 4-75 SYS_MAN_RESET Register bit assignments (continued)
Bits
Name
Type
Function
[1]
FORCE_IOFPGA_TMIF_RST
TMIF2XCLK
manual reset:
0b0
: Not reset.
0b1
: Reset.
Reset value
0b0
.
[0]
FORCE_SYS_APB_RST
SYSAPBCLK
manual reset:
0b0
: Not reset.
0b1
: Reset.
Reset value
0b0
.
4.5.45
BOOT_CTL Register
The BOOT_CTL Register characteristics are:
Purpose
Controls powerup reset hold and MSCP bootup type.
Usage constraints
This register is read-only from APB interface and read/write from serial interface.
Configurations
Available in all N1 board configurations.
Memory offset and full register reset value
See
4.5.1 Serial Configuration Control registers summary
The following table shows the BOOT_CTL Register bit assignments.
Table 4-76 BOOT_CTL Register bit assignments
Bits
Name
Type
Function
[31]
PORESET_HOLD
RO from APB interface.
RW from serial interface.
Powerup reset hold:
0b0
: Do not hold powerup reset.
0b1
: Hold powerup reset.
Reset value
0b0
.
Note
This bit is valid only when
MSCP_BOOT_TYPE=
0b1
.
[30:1]
-
Reserved.
[0]
MSCP_BOOT_TYPE
RO from APB interface.
RW from serial interface.
MSCP bootup type:
0b0
: Boot from QSPI.
0b1
: Boot from TLX master interface.
Reset value
0b0
.
4 Programmers model
4.5 Serial Configuration Control registers
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-162
Non-Confidential - Beta