Table 4-62 SYS_CLK_EN Register bit assignments (continued)
Bits
Name
Type
Function
6
SENSORCLKEN
RW
Enable clock
SENSORCLK
:
0b0
: Clock disabled.
0b1
: Clock enabled.
Reset value
0b1
.
5
SCPQSPICLKEN
RW
Enable clock
SCPQSPICLK
:
0b0
: Clock disabled.
0b1
: Clock enabled.
Reset value
0b1
.
4
SCPI2CCLKEN
RW
Enable clock
SCPI2CCLK
:
0b0
: Clock disabled.
0b1
: Clock enabled.
Reset value
0b1
.
3
-
-
Reserved.
2
IOFPGA_TSIF2XCLKEN
RW
Enable clock
TSIF2XCLK
:
0b0
: Clock disabled.
0b1
: Clock enabled.
Reset value
0b1
.
1
IOFPGA_TMIF2XCLKEN
RW
Enable clock
TMIF2XCLK
:
0b0
: Clock disabled.
0b1
: Clock enabled.
Reset value
0b1
.
0
SYSAPBCLKEN
RW
Enable clock
SYSAPBCLK
:
0b0
: Clock disabled.
0b1
: Clock enabled.
Reset value
0b1
.
4.5.32
CPU0_PLL_CTRL0 Register
The CPU0_PLL_CTRL0 Register characteristics are:
Purpose
This register, and register CPU0_PLL_CTRL1, control the settings of clock control PLL
CPU0PLL.
Usage constraints
There are no usage constraints.
Configurations
Available in all N1 board configurations.
4 Programmers model
4.5 Serial Configuration Control registers
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-148
Non-Confidential - Beta