2 POWER SUPPLY, RESET, AND CLOCKS
S1C17M12/M13 TECHNICAL MANUAL
Seiko Epson Corporation
2-3
(Rev. 1.2)
2.2.2 Input Pin
Table 2.2.2.1 shows the SRC pin.
Table 2.2.2.1 SRC Pin
Pin name
I/O
Initial status
Function
#RESET
I
I (Pull-up)
Reset input
The #RESET pin is connected to the noise filter that removes pulses not conforming to the requirements. An inter-
nal pull-up resistor is connected to the #RESET pin, so the pin can be left open. For the #RESET pin characteris-
tics, refer to “#RESET pin characteristics” in the “Electrical Characteristics” chapter.
2.2.3 Reset Sources
The reset source refers to causes that request system initialization. The following shows the reset sources.
#RESET pin
Inputting a reset signal with a certain low level period to the #RESET pin issues a reset request.
POR and BOR
POR (Power On Reset) issues a reset request when the rise of V
DD
is detected. BOR (Brownout Reset) issues
a reset request when a certain V
DD
voltage level is detected. Reset requests from these circuits ensure that the
system will be reset properly when the power is turned on and the supply voltage is out of the operating volt-
age range. Figure 2.2.3.1 shows an example of POR and BOR internal reset operation according to variations in
V
DD
.
Internal state
V
RST-
: Reset detection voltage
V
RST+:
Reset canceling voltage
Indefinite (operating limit)
RESET state
CPU RUN state
X
RST
RUN
V
DD
V
SS
V
RST-
V
RST-
V
RST-
V
RST+
V
RST+
X
X
X
RST
RST
RST
RST
RUN
RUN
RUN
Figure 2.2.3.1 Example of Internal Reset by POR and BOR
For the POR and BOR electrical specifications, refer to “POR/BOR characteristics” in the “Electrical Charac-
teristics” chapter.
Key-entry reset
Inputting a low level signal of a certain period to the I/O port pins configured to a reset input issues a reset re-
quest. This function must be enabled using an I/O port register. For more information, refer to the “I/O Ports”
chapter.
Watchdog timer reset
Setting the watchdog timer into reset mode will issue a reset request when the counter overflows. This helps re-
turn the runaway CPU to a normal operating state. For more information, refer to the “Watchdog timer” chapter.
Supply voltage detector reset
By enabling the low power supply voltage detection reset function, the supply voltage detector will issue a reset
request when a drop in the power supply voltage is detected. This makes it possible to put the system into reset
state if the IC must be stopped under a low voltage condition. For more information, refer to the “Supply Volt-
age Detector” chapter.
Peripheral circuit software reset
Some peripheral circuits provide a control bit for software reset (MODEN or SFTRST). Setting this bit initial-
izes the peripheral circuit control bits. Note, however, that the software reset operations depend on the periph-
eral circuit. For more information, refer to “Control Registers” in each peripheral circuit chapter.
Note: The MODEN bit of some peripheral circuits does not issue software reset.