APPENDIX A LIST OF PERIPHERAL CIRCUIT CONTROL REGISTERS
S1C17F13 TeChniCal Manual
Seiko epson Corporation
aP-a-15
(Rev. 1.0)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x527a SPI1INTE
(SPI Ch.1 Interrupt
Enable Register)
15–8 –
0x00
–
R
–
7–3 –
0x00
–
R
2
TENDIE
0
H0
R/W
1
RBFIE
0
H0
R/W
0
TBEIE
0
H0
R/W
0x5280–0x528c
16-bit Timer (T16) Ch.3
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x5280 T16_3CLK
(T16 Ch.3 Clock
Control Register)
15–9 –
0x00
–
R
–
8
DBRUN
0
H0
R/W
7–4 CLKDIV[3:0]
0x0
H0
R/W
3–2 –
0x0
–
R
1–0 CLKSRC[1:0]
0x0
H0
R/W
0x5282 T16_3MOD
(T16 Ch.3 Mode
Register)
15–8 –
0x00
–
R
–
7–1 –
0x00
–
R
0
TRMD
0
H0
R/W
0x5284 T16_3CTL
(T16 Ch.3 Control
Register)
15–9 –
0x00
–
R
–
8
PRUN
0
H0
R/W
7–2 –
0x00
–
R
1
PRESET
0
H0
R/W
0
MODEN
0
H0
R/W
0x5286 T16_3TR
(T16 Ch.3 Reload
Data Register)
15–0 TR[15:0]
0xffff
H0
R/W –
0x5288 T16_3TC
(T16 Ch.3 Counter
Data Register)
15–0 TC[15:0]
0xffff
H0
R
–
0x528a T16_3INTF
(T16 Ch.3 Interrupt
Flag Register)
15–8 –
0x00
–
R
–
7–1 –
0x00
–
R
0
UFIF
0
H0
R/W Cleared by writing 1.
0x528c T16_3INTE
(T16 Ch.3 Interrupt
Enable Register)
15–8 –
0x00
–
R
–
7–1 –
0x00
–
R
0
UFIE
0
H0
R/W
0x5290–0x529a
SPi (SPi) Ch.2
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x5290 SPI2MOD
(SPI Ch.2 Mode
Register)
15–8 –
0x00
–
R
–
7–6 –
0x0
–
R
5
PUEN
0
H0
R/W
4
NOCLKDIV
0
H0
R/W
3
LSBFST
0
H0
R/W
2
CPHA
0
H0
R/W
1
CPOL
0
H0
R/W
0
MST
0
H0
R/W
0x5292 SPI2CTL
(SPI Ch.2 Control
Register)
15–8 –
0x00
–
R
–
7–2 –
0x00
–
R
1
SFTRST
0
H0
R/W
0
MODEN
0
H0
R/W
0x5294 SPI2TXD
(SPI Ch.2 Transmit
Data Register)
15–8 –
0x00
–
R
–
7–0 TXD[7:0]
0x00
H0
R/W
0x5296 SPI2RXD
(SPI Ch.2 Receive
Data Register)
15–8 –
0x00
–
R
–
7–0 RXD[7:0]
0x00
H0
R