APPENDIX A LIST OF PERIPHERAL CIRCUIT CONTROL REGISTERS
aP-a-8
Seiko epson Corporation
S1C17F13 TeChniCal Manual
(Rev. 1.0)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x42d2 PDIOEN
(Pd Port Enable
Register)
15–11 –
0x00
–
R
–
10–8 PDIEN[2:0]
0x0
H0
R/W
7–3 –
0x00
–
R
2–0 PDOEN[2:0]
0x0
H0
R/W
0x42d4 PDRCTL
(Pd Port Pull-up/down
Control Register)
15–11 –
0x00
–
R
–
10–8 PDPDPU[2:0]
0x0
H0
R/W
7–3 –
0x00
–
R
2–0 PDREN[2:0]
0x0
H0
R/W
0x42dc PDMODSEL
(Pd Port Mode Select
Register)
15–8 –
0x00
–
R
–
7–3 –
0x00
–
R
2–0 PDSEL[2:0]
0x7
H0
R/W
0x42de PDFNCSEL
(Pd Port Function
Select Register)
15–8 –
0x00
–
R
–
7–6 –
0x0
–
R
5–4 PD2MUX[1:0]
0x0
H0
R/W
3–2 PD1MUX[1:0]
0x0
H0
R/W
1–0 PD0MUX[1:0]
0x0
H0
R/W
0x42e0 PCLK
(P Port Clock Control
Register)
15–9 –
0x00
–
R
–
8
DBRUN
0
H0
R/WP
7–4 CLKDIV[3:0]
0x0
H0
R/WP
3–2 KRSTCFG[1:0]
0x0
H0
R/WP
1–0 CLKSRC[1:0]
0x0
H0
R/WP
0x42e2 PINTFGRP
(P Port Interrupt Flag
Group Register)
15–8 –
0x00
–
R
–
7–2 –
0x00
–
R
1
P1INT
0
H0
R
0
P0INT
0
H0
R
0x4380–0x438e
uaRT (uaRT)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x4380 UA0CLK
(UART Ch.0 Clock
Control Register)
15–9 –
0x00
–
R
–
8
DBRUN
0
H0
R/W
7–6 –
0x0
–
R
5–4 CLKDIV[1:0]
0x0
H0
R/W
3–2 –
0x0
–
R
1–0 CLKSRC[1:0]
0x0
H0
R/W
0x4382 UA0MOD
(UART Ch.0 Mode
Register)
15–10 –
0x00
–
R
–
9
INVIRRX
0
H0
R/W
8
INVIRTX
0
H0
R/W
7
–
0
–
R
6
PUEN
0
H0
R/W
5
OUTMD
0
H0
R/W
4
IRMD
0
H0
R/W
3
CHLN
0
H0
R/W
2
PREN
0
H0
R/W
1
PRMD
0
H0
R/W
0
STPB
0
H0
R/W
0x4384 UA0BR
(UART Ch.0 Baud-
Rate Register)
15–12 –
0x0
–
R
–
11–8 FMD[3:0]
0x0
H0
R/W
7–0 BRT[7:0]
0x00
H0
R/W
0x4386 UA0CTL
(UART Ch.0 Control
Register)
15–8 –
0x00
–
R
–
7–2 –
0x00
–
R
1
SFTRST
0
H0
R/W
0
MODEN
0
H0
R/W
0x4388 UA0TXD
(UART Ch.0 Transmit
Data Register)
15–8 –
0x00
–
R
–
7–0 TXD[7:0]
0x00
H0
R/W