APPENDIX A LIST OF PERIPHERAL CIRCUIT CONTROL REGISTERS
S1C17F13 TeChniCal Manual
Seiko epson Corporation
aP-a-5
(Rev. 1.0)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x4104 SVDINTF
(SVD Status and In-
terrupt Flag Register)
15–9 –
0x00
–
R
–
8
SVDDT
x
–
R
7–1 –
0x00
–
R
0
SVDIF
0
H1
R/W Cleared by writing 1.
0x4106 SVDINTE
(SVD Interrupt Enable
Register)
15–8 –
0x00
–
R
–
7–1 –
0x00
–
R
0
SVDIE
0
H0
R/W
0x4160–0x416c
16-bit Timer (T16) Ch.0
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x4160 T16_0CLK
(T16 Ch.0 Clock
Control Register)
15–9 –
0x00
–
R
–
8
DBRUN
0
H0
R/W
7–4 CLKDIV[3:0]
0x0
H0
R/W
3–2 –
0x0
–
R
1–0 CLKSRC[1:0]
0x0
H0
R/W
0x4162 T16_0MOD
(T16 Ch.0 Mode
Register)
15–8 –
0x00
–
R
–
7–1 –
0x00
–
R
0
TRMD
0
H0
R/W
0x4164 T16_0CTL
(T16 Ch.0 Control
Register)
15–9 –
0x00
–
R
–
8
PRUN
0
H0
R/W
7–2 –
0x00
–
R
1
PRESET
0
H0
R/W
0
MODEN
0
H0
R/W
0x4166 T16_0TR
(T16 Ch.0 Reload
Data Register)
15–0 TR[15:0]
0xffff
H0
R/W –
0x4168 T16_0TC
(T16 Ch.0 Counter
Data Register)
15–0 TC[15:0]
0xffff
H0
R
–
0x416a T16_0INTF
(T16 Ch.0 Interrupt
Flag Register)
15–8 –
0x00
–
R
–
7–1 –
0x00
–
R
0
UFIF
0
H0
R/W Cleared by writing 1.
0x416c T16_0INTE
(T16 Ch.0 Interrupt
Enable Register)
15–8 –
0x00
–
R
–
7–1 –
0x00
–
R
0
UFIE
0
H0
R/W
0x41b0
Flash Controller (FlaShC)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x41b0 FLASHCWAIT
(FLASHC Flash Read
Cycle Register)
15–8 –
0x00
–
R
–
7
XBUSY
0
H0
R
6–2 –
0x00
–
R
1–0 RDWAIT[1:0]
0x0
H0
R/WP
0x4200–0x42e2
i/O Ports (PPORT)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x4200 P0DAT
(P0 Port Data
Register)
15–8 P0OUT[7:0]
0x00
H0
R/W –
7–0 P0IN[7:0]
0x00
H0
R
0x4202 P0IOEN
(P0 Port Enable
Register)
15–8 P0IEN[7:0]
0x00
H0
R/W –
7–0 P0OEN[7:0]
0x00
H0
R/W
0x4204 P0RCTL
(P0 Port Pull-up/down
Control Register)
15–8 P0PDPU[7:0]
0x00
H0
R/W –
7–0 P0REN[7:0]
0x00
H0
R/W