ReViSiOn hiSTORY
Revision History
Code no.
Page
Contents
411914900
All
New establishment
411914901
Second
cover
Notice
(Old) No description
(New) This product uses SuperFlash
®
technology licensed from Silicon Storage Technology, Inc.
1-1
Features: Clock generator - Other
(Old) • IOSC control for quick-restart processing from SLEEP mode
(New) Deleted
1-8, 1-11
Pad configuration diagram: Chip (S1C17604/S1C17622)
Modified Figures 1.3.2.2 and 1.3.3.2
7-1
CLG: CLG module overview
(Old) • Supports quick-restart processing from SLEEP mode.
Turns IOSC on forcibly and switches the system clock to IOSC when SLEEP mode is canceled.
(New) Deleted
CLG: CLG module configuration
Modified Figure 7.1.1
7-7, 7-11
CLG: System clock switching
(Old) • When SLEEP mode is canceled, the IOSC oscillator circuit is turned on (IOSCEN = 1) and is ...
Canceling HALT mode does not change the clock status configured before the chip entered HALT
mode.
(New) • Canceling HALT/SLEEP mode does not change the clock status configured before the chip en-
tered HALT/SLEEP mode.
7-8
CLG: Peripheral module clock control circuit
Modified Figure 7.6.1 and Table 7.6.2
CLG: Peripheral module clock (PCLK) control
(Old) No description
(New) Note: The interrupt controller (ITC) needs PCLK only when the register is set.
7-9
CLG: FOUTH/FOUT1 output
Modified Figures 7.7.2 and 7.7.3
7-14, 7-15 CLG: PCLK Control Register (CLG_PCLK)
(Old) No description
(New) Peripheral modules that use PCLK ...
• Interrupt controller (ITC) ...
Notes: • ...
• The interrupt controller (ITC) needs PCLK only when the register is set.
9-5, 9-11
P: I/O port chattering filter function
(Old) No description
(New) Notes: • An unexpected interrupt may occur ... disabled before placing the CPU into SLEEP status.
10-4
T8F: T8F output signals
(Old) No description
(New) Use the following equations to calculate the reload data register value ...
TFMD: Fine mode setting (0 to 15)
12-6
T16E: Precautions on fine mode
(Old) No description
(New) (3) When fine mode is used, set compare data with B < A / 2 + 0x8000.
13-6
T16A2: One-shot mode (TRMD = 1)
(Old) No description
(New) The counter is not cleared to 0 after the count operation is completed in one-shot mode. ...
For more information on resetting methods, see Section 13.5.1, “Counter Reset.”
13-7
T16A2: Counter RUN/STOP control
(Old) No description
(New) Note: After the T16A_CCA
x
and T16A_CCB
x
registers ... and then run the counter.
13-8
T16A2: Operation timing in capture mode
Modified Figure 13.5.4.2
13-18
T16A2: T16A Comparator/Capture Ch.
x
A/B Data Registers (T16A_CCA
x
/CCB
x
)
(Old) No description
(New) Note: After the T16A_CCA
x
/CCBx registers ... and then run the counter.
In capture mode (CCAMD = 1)/(CCBMD = 1)
When the counter value is captured at the external trigger signal (CAPA
x
/CAPB
x
) edge selected ...
thus the captured counter value can be read out in the interrupt handler.