1 OVeRVieW
1-10
Seiko epson Corporation
S1C17624/604/622/602/621 TeChniCal Manual
S1C17622 Pin Configuration Diagram
1.3.3
TQFP15-128pin (S1C17622)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
96
95
94
93
92
91
90
89
88
87
86
85
84
83
82
81
80
79
78
77
76
75
74
73
72
71
70
69
68
67
66
65
SeG4
SeG5
SeG6
SeG7
SeG8
SeG9
SeG10
SeG11
SeG12
SeG13
SeG14
SeG15
SeG16
SeG17
SeG18
SeG19
SeG20
SeG21
SeG22
SeG23
SeG24
SeG25
SeG26
SeG27
SeG28
SeG29
SeG30
SeG31
SeG32
SeG33
SeG34
SeG35
aV
DD
V
SS
P15(eXCl3)
/AIN5
P14(eXCl2)
/AIN6
P13(eXCl1)
/AIN7
P12
/SIN0
P11
/SOUT0
P10
/SCLK0
P07
/#SPISS0
P06
/SDI0
P05
/SDO0
P04
/SPICLK0
P52
/SIN1
P51
/SOUT1
P50
/SCLK1
P47
/TOUT4
P46
/RFCLKO
P45
/SDA1
P44
/SCL1
P03
/#ADTRG
P02(eXCl0)
P01
/REMI
P00
/REMO
#ReSeT
TeST
OSC1
OSC2
V
D1
V
SS
OSC3
OSC4
V
DD
64
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
V
SS
V
C1
V
C2
V
C3
Ca
CB
N.C.
N.C.
COM0
COM1
COM2
COM3
SeG55/COM4
SeG54/COM5
SeG53/COM6
SeG52/COM7
SeG51
SeG50
SeG49
SeG48
SeG47
SeG46
SeG45
SeG44
SeG43
SeG42
SeG41
SeG40
SeG39
SeG38
SeG37
SeG36
SCLK1/AIN4/
P16
AIN3/
P17
AIN2/
P20
AIN1/
P21
AIN0/
P22
V
DD
SENB0/
P23
SENA0/
P24
REF0/
P25
RFIN0/
P26
V
SS
SOUT1/RFIN1/
P27
SIN1/REF1/
P30
SCL0/SENA1/
P31
SDA0/SENB1/
P32
#BFR/
P53
LFRO/
P54
P55
P56
SCL1/SCL0/
P33
SDA1/SDA0/
P34
FOUT1/#BFR/
P35
TOUT3/RFCLKO/
P36
TOUTN3/LFRO/TOUT4/
P37
FOUTH/
P40
P41/
DSiO
P42/
DST2
P43/
DClK
SeG0
SeG1
SeG2
SeG3
S1C17622
3.3.1 S1C17622 Pin Configuration Diagram (TQFP15-128pin)
Figure 1.
*
The S1C17622 (TQFP15-128pin) has the same pin configuration as that of the S1C17624 (TQFP15-128pin).
However, 16-bit PWM timer (T16A2) input/output signals (EXCL5, TOUTA5/CAPA5, TOUTB5/CAPB5,
EXCL6, TOUTA6/CAPA6, and TOUTB6/CAPB6) are not assigned to the S1C17622 pins.