
7-6
Seiko Epson Corporation
S1C17 CORE MANUAL
(REV. 1.2)
add %rd, imm7
Function
16-bit addition
Standard)
rd
(15:0)
←
rd
(15:0) +
imm7
(zero extended),
rd
(23:16)
←
0
Extension 1)
rd
(15:0)
←
rd
(15:0) +
imm16
,
rd
(23:16)
←
0
Extension 2) Unusable
Code
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
1 0 0 0 0 0
r d
imm7
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Flag
IL IE C V Z N
– –
↔
↔
↔
↔
|
|
|
| |
Mode
Src: Immediate data (unsigned)
Dst: Register direct
%rd
=
%r0
to
%r7
CLK
One cycle
Description
(1) Standard
add %rd,imm7
; rd
←
rd + imm7
The 7-bit immediate
imm7
is added to the
rd
register after being zero-extended. The operation is
performed in 16-bit size, and bits 23–16 of the
rd
register are set to 0.
(2) Extension 1
ext imm9
;
imm9(8:0) = imm16(15:7)
add %rd,imm7
; rd
←
rd + imm16, imm7 = imm16(6:0)
The 16-bit immediate
imm16
is added to the
rd
register. The operation is performed in 16-bit
size, and bits 23–16 of the
rd
register are set to 0.
(3) Delayed slot instruction
This instruction may be executed as a delayed slot instruction by writing it directly after
a branch instruction with the “d” bit. In this case, extension of the immediate by the
ext
instruction cannot be performed.
Example
(1)
add %r0,0x3f
; r0 = r0 + 0x3f
(2)
ext 0x1ff
add %r1,0x7f
; r1 = r1 + 0xffff